Microprocessor architecture : from simple pipilines to chip multiprocessors / Jean-Loup Baer
Material type:
- 9780521769921
- QA 76.5 .B34 2010

Item type | Current library | Home library | Collection | Call number | Copy number | Status | Date due | Barcode | |
---|---|---|---|---|---|---|---|---|---|
![]() |
National University - Manila | LRC - Main General Circulation | Computer Engineering | GC QA 76.5 .B34 2010 (Browse shelf(Opens below)) | c.1 | Available | NULIB000006825 |
Browsing LRC - Main shelves, Shelving location: General Circulation, Collection: Computer Engineering Close shelf browser (Hides shelf browser)
![]() |
![]() |
![]() |
![]() |
![]() |
No cover image available | No cover image available | ||
GC QA 76.3 .D94n 2008 Network fundamentals : CCNA exploration companion guide / | GC QA 76.3 .V33 2008 c.1 Accessing the WAN : CCNA exploration companion guide / | GC QA 76.3 .V33 2008 c.2 Accessing the WAN : CCNA exploration companion guide / | GC QA 76.5 .B34 2010 Microprocessor architecture : from simple pipilines to chip multiprocessors / | GC QA 76.5 .B48 2013 Advanced microprocessors and peripherals : with ARM and an introduction to microcontrollers and interfacing / | GC QA 76.5 .G55 1996 Microprocessors : principles and applications / | GC QA 76.5 .G66 1993 Intel microprocessors : hardware, software, and applications / |
Includes bibliographical references and index.
Introduction -- The basics -- Superscalar processors -- Front-end : branch predictio, instruction fetching, and register renaming -- Back-end : instruction scheduling, memory access instructions, and clusters -- The cache hierarchy -- Multiprocessors -- Multithreading and (chip) multiprocessing -- Current limitations and future challenges.
This book gives a comprehensive description of the architecture of microprocessors from simple in-order short pipeline designs to out-of-order superscalars. It discusses topics such as: • The policies and mechanisms needed for out-of-order processing such as register renaming, reservation stations, and reorder buffers • Optimizations for high performance such as branch predictors, instruction scheduling, and load-store speculations • Design choices and enhancements to tolerate latency in the cache hierarchy of single and multiple processors • State-of-the-art multithreading and multiprocessing emphasizing single chip implementations Topics are presented as conceptual ideas, with metrics to assess the performance impact, if appropriate, and examples of realization. The emphasis is on how things work at a black box and algorithmic level. The author also provides sufficient detail at the register transfer level so that readers can appreciate how design features enhance performance as well as complexity.
There are no comments on this title.